[1] PATTI R S.Three-dimensional integrated circuits and the future of system-on-chip designs[J].Proceedings of the IEEE, 2006, 94(6):1214-1224. [2] LIU X X, ZHU Z M, YANG Y T, et al.Low-loss air-cavity through-silicon vias (TSVs) for high speed three-dimensional integrated circuits (3-D ICs)[J].IEEE Microwave and Wireless Components Letters, 2016, 26(2):89-91. [3] HOSSAIN N M, KUCHUKULLA R K R, CHOWDHURY M H.Failure analysis of the through silicon via in three-dimensional integrated circuit (3D-IC)[C]//2018 IEEE International Symposium on Circuits and Systems (ISCAS).May 27-30, 2018.Florence.IEEE, 2018. [4] LEE H H S, CHAKRABARTY K.Test challenges for 3D integrated circuits[J].IEEE Design & Test of Computers, 2009, 26(5):26-35. [5] TUMMALA R R, SUNDARAM V, CHATTERJEE R, et al.Trend from ICs to 3D ICs to 3D systems[C]//2009 IEEE Custom Integrated Circuits Conference.September 13-16, 2009.San Jose, CA, USA.IEEE, 2009. [6] VAN OLMEN J, MERCHA A, KATTI G, et al.3D stacked IC demonstration using a through silicon via first approach[C]//2008 IEEE International Electron Devices Meeting.December 15-17, 2008.San Francisco, CA, USA.IEEE, 2008. [7] LU J Q.3-D hyperintegration and packaging technologies for micro-nano systems[J].Proceedings of the IEEE, 2009, 97(1):18-30. [8] HUANG F C, FAN Z W, CHEN X, et al.Research on TSV thermal-mechanical reliability based on finite element analysis[C]//2019 Prognostics and System Health Management Conference (PHM-Qingdao).October 25-27, 2019.Qingdao, China.IEEE, 2019. [9] GOPALAKRISHNAN K, PEDDAIAHGARI A, SMITH D, et al.Process development and optimization for high-aspect ratio through-silicon via (TSV) etch[C]//2016 27th Annual SEMI Advanced Semiconductor Manufacturing Conference (ASMC).May 16-19, 2016, Saratoga Springs, NY, USA.IEEE, 2016:460-465. [10] REN Y L, GENG F, SUN P, et al.Etching process development for 3D wafer level via last TSV package[C]//2017 18th International Conference on Electronic Packaging Technology (ICEPT).August 16-19, 2017, Harbin, China.IEEE, 2017:296-300. [11] WANG Z, PANG C, PING Y, et al.Influence of sidewall roughness on high frequency performance of TSV interconnects[J].Science Technology and Engineering, 2013, 13(18):5339-5344(in Chinese). [12] LEE K W, BEA J C, FUKUSHIMA T, et al.High reliable and fine size of 5-μm diameter backside Cu through-silicon via(TSV) for high reliability and high-end 3-D LSIs[C]//2011 IEEE International 3D Systems Integration Conference (3DIC), 2011 IEEE International.January 31-February 2, 2012, Osaka, Japan.IEEE, 2012:1-4. [13] MORIKAWA Y, MURAYAMA T, SAKUISHI T, et al.A novel scallop free TSV etching method in magnetic neutral loop discharge plasma[C]//2012 IEEE 62nd Electronic Components and Technology Conference.May 29 - June 1, 2012, San Diego, CA, USA.IEEE, 2012:794-795. [14] ATHIKULWONGSE K, YANG J S, PAN D Z, et al.Impact of mechanical stress on the full chip timing for through-silicon-via-based 3-D ICs[J].IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2013, 32(6):905-917. [15] MURAYAMA T, MORIKAWA Y.TSV etching and VDP process integration for high reliability[C]//2015 International 3D Systems Integration Conference (3DIC).August 31-September 2, 2015, Sendai, Japan.IEEE, 2015:TS8.11.1-TS8.11.4. [16] XUE C B, CHENG Z Q, CHEN Z M, et al.Elimination of scallop-induced stress fluctuation on through-silicon-vias (TSVs) by employing polyimide liner[J].IEEE Transactions on Device and Materials Reliability, 2018, 18(2):266-272. [17] WONG G H, CHUI K J, LAU G K, et al.Through silicon via (TSV) scallop smoothening technique[C]//2014 IEEE 16th Electronics Packaging Technology Conference (EPTC).December 3-5, 2014, Singapore.IEEE, 2014:676-678. [18] 赵 鸿,李宝霞,房玉亮,等.应用于有源芯片三维集成的小孔径高深宽比TSV刻蚀工艺[J].微纳电子技术,2020,57(9):748-753. ZHAO H, LI B X, FANG Y L, et al.TSV etching technology with small aperture and high aspect ratio applied to active chip 3D integration[J].Micronanoelectronic Technology, 2020, 57(9):748-753(in Chinese). |